# 2019-20

62H7

# COMPUTER AIDED ELECTRICAL DRAWING AND SIMULATION (3340905)



# Name:

Enrollment Number:

Department: Electrical

Semester: 4<sup>th</sup>

Division (Batch):



# CERTIFICATE

This is to certify that term work embodied in this COMPUTER AIDED ELECTRICAL DRAWING AND SIMULATION (3340905) lab manual was carried out by

## Mr / Mrs:

## **Enrollment No.:**

Studying at Government Polytechnic, Rajkot (620) for partial fulfilment of Diploma Electrical Engineering degree to be awarded by Gujarat Technological University. This term work has been carried out under my guidance and supervision and it is up to my satisfaction.



# Electrical Engineering Department

# GUJARAT TECHNOLOGICAL UNIVERSITY, AHMEDABAD, GUJARAT

# GOVERNMENT POLYTECHNIC, RAJKOT ELECTRICAL ENGINEERING DEPARTMENT

# COURSE TITLE: COMPUTER AIDED ELECTRICAL DRAWING AND SIMULATION (Course Code: 3340905) 4<sup>th</sup> Semester

# **COURSE OUTCOMES:**

- 1. Make use of computer aided drawing software for electrical-electronics circuits and electrical machine parts. (A)
- 2. Utilize simulation software to simulate electrical & electronics circuits. (A)
- 3. Design Printed Circuit Board (PCB) using PCB design software. (C)



Electrical Engineering Department

# INSTRUCTIONS FOR THE STUDENTS

# A. Do's

- 1. Attend the laboratory always in time
- 2. Attend in formal dress
- 3. Submit the laboratory record and observation in every lab session
- 4. Use the laboratory systems properly and carefully
- 5. Attend the lab with procedure for the experiment
- 6. Switch off the systems immediately after the completion of the experiment
- 7. Place the bags outside
- 8. Leave the footwear outside

# B. Don'ts

- 1. Don't make noise in the laboratory
- 2. Don't miss handle lab system
- 3. Don't use cell phone in the lab

# **Electrical Engineering Department**

|            |        | INDEX                                                                                                                                                                                            |             |       |      |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------|
| Sr.<br>No. | Date   | Practical Exercise                                                                                                                                                                               | Page<br>No. | Marks | Sign |
| 1.         |        | Draw electrical and electronics symbols using CAD software                                                                                                                                       |             |       |      |
| 2.         |        | Draw D.C. and A.C. Machine parts using CAD software                                                                                                                                              |             |       |      |
| 3.         |        | Simulate following different types of<br>rectifier circuit using CAD software:<br>1. Single phase half wave rectifier<br>2. Single phase full wave rectifier<br>3. Single phase bridge rectifier |             |       |      |
| 4.         |        | Draw & Simulate R-C Couple<br>Amplifier Circuit.                                                                                                                                                 |             |       |      |
| 5.         |        | Simulate three resistances in series circuit and find out voltage across each resistance.                                                                                                        | 4           |       |      |
| 6.         |        | Simulate two resistances in parallel<br>and find out voltage and current in<br>each resistance.                                                                                                  | NC          |       |      |
| 7.         |        | Simulate R-L series circuit and observe voltage waveforms across each component.                                                                                                                 | R           |       |      |
| 8.         |        | Simulate R-C series circuit and<br>observe voltage waveforms across<br>each component.                                                                                                           | 16          |       |      |
| 9.         |        | Simulate R-L-C series circuit and<br>observe voltage waveforms across<br>each component.                                                                                                         | Y           | 2     |      |
| 10.        |        | Simulate R-L parallel circuit and<br>observe current waveforms through<br>each component.                                                                                                        |             |       |      |
| 11.        | Electr | Simulate R-C parallel circuit and observe current waveforms through each component.                                                                                                              | Depa        | rtme  | nt   |
| 12.        |        | Simulate R-L-C parallel circuit and observe current waveforms through each component.                                                                                                            |             |       |      |
| 13.        |        | Simulate basic logic gates.<br>1. AND Gate<br>2. OR Gate<br>3. NOT Gate                                                                                                                          |             |       |      |
| 14.        |        | Using Simulation prove De<br>Morgan's Theorem.                                                                                                                                                   |             |       |      |
| 15.        |        | Using simulations prove that NAND gate is universal gate.                                                                                                                                        |             |       |      |
| 16.        |        | Using simulations prove that NOR gate is universal gate.                                                                                                                                         |             |       |      |

| 17. | Using simulations prove half added and full adder circuit.                                                                           | Using simulations prove half added<br>and full adder circuit.   |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| 18. | Using simulations prove half subtractor and full subtractor.                                                                         | Using simulations prove half<br>subtractor and full subtractor. |  |  |
| 19. | Simulate stair case wiring circuit.                                                                                                  | Simulate stair case wiring circuit.                             |  |  |
| 20. | Develop P.C.B. layout for a given<br>electrical circuit using proteus<br>software.<br>1. 5V Power Supply<br>2. Water Level Indicator |                                                                 |  |  |



# Electrical Engineering Department

Aim: Draw electrical and electronics symbols using CAD software

## **Objective:**

After completing this experiment, you will be able to:

- Know the different electrical symbol
- Draw the different electrical symbol using AutoCAD
- Know the Computer Aided Drawing (CAD) software

## **Apparatus:**

1. Computer System with AutoCAD software

## **Exercise:**

| I. C     | Computer System with AutoCAD software |                |
|----------|---------------------------------------|----------------|
| Exercise |                                       | ta .           |
| Sr. No.  | Name of Symbol                        | Symbol         |
| 1        | ELECTRICAL WIRE                       | 6              |
| 2        | EARTH (GROUND)                        | 70             |
| 3        | RESISTOR                              | P              |
| 4        | INDUCTOR                              |                |
| 5        | CAPACITOR                             | 5              |
| 6        | DIODE                                 | 0              |
| 7        | VOLTMETER                             | 4              |
| 8        | AMMETER                               | 01             |
| 9        | AC VOLTAGE SOURCE                     |                |
| 10       | DC VOLTAGE SOURCE                     |                |
| 11       | TRANSFORMER                           |                |
| 12 —     | TRANSISTOR (NPN)                      | on out the out |
| 13 💷     | THYRISTOR                             | epartment      |
| 14       | COMPARATOR                            |                |
| 15       | AND GATE                              |                |
| 16       | OR GATE                               |                |
| 17       | NOT GATE                              |                |
| 18       | NAND GATE                             |                |
| 19       | NOR GATE                              |                |
| 20       | EX-OR GATE                            |                |

# **Questions:**

- 1. Why we use AutoCAD?
- 2. State Different Menus of AutoCAD.
- 3. Write the use of command window.
- 4. Write the procedure to draw diode symbol.



01

ъ

# Electrical Engineering Department

Aim: Draw D.C. and A.C. Machine parts using CAD software

## **Objective:**

After completing this experiment, you will be able to:

- Know the different machine parts
- Draw the different machine parts using AutoCAD
- Know the Computer Aided Drawing (CAD) software

## **Apparatus:**

1. Computer System with AutoCAD software

## **Exercise:**

1. D. C. Machine Pole Elevation

2. Rotor Lamination of Induction Motor

# Electrical Engineering Department

## **Questions:**

1. Write the procedure to draw D. C. Machine Pole Elevation.

Aim: Simulate following different types of rectifier circuit using CAD software:

- 1. Single phase half wave rectifier
- 2. Single phase full wave rectifier
- 3. Single phase bridge rectifier

## **Objective:**

After completing this experiment, you will be able to:

- Simulate different rectifier circuit
- Analyse the output waveform
- Identify & Select suitable rectifier for your application

## **Apparatus:**

1. Computer System with PSIM software

## **Theory:**

A rectifier is an electrical device that converts an Alternating Current (AC) into a Direct Current (DC) by using one or more P-N junction diodes.

## Types of rectifiers:

The rectifiers are mainly classified into two types:

- 1. Half wave rectifier
- 2. Full wave rectifier

## Half wave rectifier:

As the name suggests, the half wave rectifier is a type of rectifier which converts half of the AC input signal (positive half cycle) into pulsating DC output signal and the remaining half signal (negative half cycle) is blocked or lost. In half wave rectifier circuit, we use only a single diode.

The no-load output DC voltage of an ideal half-wave rectifier for a sinusoidal input voltage is:

$$V_{dc} = \frac{V_{peak}}{\pi}$$

Where:

 $V_{dc}$ : the DC or average output voltage,  $V_{peak}$ : the peak value of the phase input voltages.

## Full wave rectifier:

The full wave rectifier is a type of rectifier which converts the full AC input signal (positive half cycle and negative half cycle) to pulsating DC output signal. Unlike the half wave rectifier, the input signal is not wasted in full wave rectifier. The efficiency of full wave rectifier is high as compared to the half wave rectifier.

The average no-load output voltage of an ideal single phase full wave rectifier is:

$$V_{dc} = \frac{2 \times V_{peak}}{\pi}$$

Where:

 $V_{dc}$ : the DC or average output voltage,  $V_{peak}$ : the peak value of the phase input voltages.

# 1. SINGLE PHASE HALF WAVE RECTIFIER:



Electrical Engineering Department

## 2. SINGLE PHASE FULL WAVE RECTIFIER



#### **Output Waveform:**

## Procedure

- 1. Open PSIM
- 2. Open new file
- 3. Drag all the components from menu and connect it with wire probe
- 4. Add the simulation control from the simulate menu
- 5. Save the file in current directory
- 6. Run the simulation by pressing F8
- 7. Observe the waveforms

#### **Precaution:**

1. Don't connect wires at the wire crossovers.

#### **Calculation:**

Output Voltage of Half wave rectifier:

$$V_{dc} = rac{V_{peak}}{\pi} =$$

Output Voltage of Full wave rectifier:

$$V_{dc} = \frac{2 \times V_{peak}}{\pi} =$$

## **Conclusion:**

## **Questions:**

1. What is the average output voltage of:

Half wave rectifier:

Full wave rectifier:

- 2. Which rectifier gives higher output and efficiency?
- 3. How many diodes are required in the single phase bridge rectifier? \_\_\_\_\_\_.

# Electrical Engineering Department

Aim: Draw & Simulate R-C Couple Amplifier Circuit.

#### **Objective:**

After completing this experiment, you will be able to:

- Simulate R-C Couple Amplifier Circuit
- Analyse the output amplified waveform

#### **Apparatus:**

1. Computer System with PSIM software.

#### **Theory:**

A Resistance Capacitance (RC) Coupled Amplifier is basically a multi-stage amplifier circuit extensively used in electronic circuits. Here the individual stages of the amplifier are connected together using a resistor–capacitor combination due to which it bears its name as RC Coupled.

Figure shows below such a two-stage amplifier whose individual stages are nothing but the common emitter amplifiers. Hence the design of individual stages of the RC coupled amplifiers is similar to that in the case of common emitter amplifiers in which the resistors R1 and R2 form the biasing network while the emitter resistor RE form the stabilization network. Here the CE is also called bypass capacitor which passes only AC while restricting DC, which causes only DC voltage to drop across RE while the entire AC voltage will be coupled to the next stage.

Further, the coupling capacitor CC also increases the stability of the network as it blocks the DC while offers a low resistance path to the AC signals, thereby preventing the DC bias conditions of one stage affecting the other. In addition, in this circuit, the voltage drop across the collector-emitter terminal is chosen to be 50% of the supply voltage  $V_{CC}$  in order to ensure appropriate biasing point.

# ADVANTAGES OF RC COUPLED AMPLIFIER

- 1. Cheap, economical and compact as it uses only resistors and capacitors.
- 2. Offers a constant gain over a wide frequency band.

## DISADVANTAGES OF RC COUPLED AMPLIFIER

- 1. Unsuitable for low-frequency amplification.
- 2. Low voltage and power gain as the effective load resistance (and hence the gain) is reduced due to the fact that the input of each stage presents a low resistance to its next stage.
- 3. Moisture-sensitive, making them noisy as time elapses.
- 4. Narrow bandwidth when compared to JFET amplifier.

## APPLICATIONS OF RC COUPLED AMPLIFIER

- 1. RF Communications.
- 2. Optical Fibre Communications.
- 3. Public address systems as pre-amplifiers.
- 4. Controllers.
- 5. Radio or TV Receivers as small signal amplifiers.

## **Circuit Diagram:**



## **Output Waveform:**

**Electrical Engineering Department** 

| Puestions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Puestions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
| Puestions:  1. What is the Working Procedure of an RC Coupled Amplifier?   BEND HEAD  Electrical Engineering Department                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| Puestions:  1. What is the Working Procedure of an RC Coupled Amplifier?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| I. What is the Working Procedure of an RC Coupled Amplifier?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
| Electrical Engineering Department                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Estration of the second |    |
| ESTD : 1964<br>Electrical Engineering Department                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| ESID : 1964<br>Electrical Engineering Department                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| Esp. 1961<br>Electrical Engineering Departmen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
| Electrical Engineering Department                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Electrical Engineering Departmen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| Electrical Engineering Departmen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nt |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |

Aim: Simulate three resistances in series circuit and find out voltage across each resistance.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate series resistance circuit
- Analyse voltage across each resistance

#### **Apparatus:**

1. Computer System with PSIM software.

#### **Theory:**

A series circuit is a circuit in which resistors are arranged in a chain, so the current has only one path to take. The current is the same through each resistor. The total resistance of the circuit is found by simply adding up the resistance values of the individual resistors:

Equivalent resistance of resistors in series:  $R = R_1 + R_2 + R_3 + ...$ 



A series circuit is shown in the diagram above. The current flows through each resistor in turn. If the values of the three resistors are:

 $R_1 = 8\Omega$ ,  $R_2 = 8\Omega$ , and  $R_3 = 4\Omega$ , the total resistance is  $8+8+4=20\Omega$ .

With a 10 V battery, by  $V = I \times R$  the total current in the circuit is:

$$I = \frac{V}{R} = \frac{10}{20} = 0.5 A$$

The current through each resistor would be 0.5 A.

## **Circuit Diagram:**



## **Output Waveform:**

| Sr.<br>No. | Name                 | Waveform |
|------------|----------------------|----------|
| 1          | Supply<br>Voltage    | 1 ALLANC |
| 2          | Total<br>Current     |          |
| 3          | Voltage Across<br>R1 | TY TY    |
| 4          | Voltage Across<br>R2 | 6        |
| 5          | Voltage Across<br>R3 | Y        |

## Calculation:

ESTD : 1964

Voltage across each resistance by calculation:

vp1=Electrical Engineering Department

VP2=

VP3 =

## **Conclusion:**

## **Questions:**

- 1. What will be the value of the  $I_1$ , if  $R_1$  value set to 50  $\Omega$ :
- 2. What should be the value of  $R_1$  to get the 100V across  $R_1$ :
- 3. Is frequency affect the voltage drop across the resistances: Yes / No

# **Electrical Engineering Department**

\_\_\_\_.

\_\_.

Aim: Simulate two resistances in parallel and find out voltage and current in each resistance.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate parallel resistance circuit
- Analyse current in each resistance

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

Resistors are said to be connected together in parallel when both of their terminals are respectively connected to each terminal of the other resistor or resistors.

In a parallel resistor network the circuit current can take more than one path as there are multiple paths for the current. Then parallel circuits are classed as current dividers.

Since there are multiple paths for the supply current to flow through, the current may not be the same through all the branches in the parallel network. However, the voltage drop across all of the resistors in a parallel resistive network is the same. Then, **Resistors in Parallel** have a **Common Voltage** across them and this is true for all parallel connected elements.

So, we can define a parallel resistive circuit as one where the resistors are connected to the same two points (or nodes) and are identified by the fact that it has more than one current path connected to a common voltage source. Then in our parallel resistor example below the voltage across resistor  $R_1$  equals the voltage across resistor  $R_2$  which equals the voltage across  $R_3$  and which equals the supply voltage. Therefore, for a parallel resistor network this is given as:

# $V_{R1} = V_{R2} = V_{R3} = V_{AB} = 12 V$

In the following resistors in parallel circuit the resistors  $R_1$ ,  $R_2$  and  $R_3$  are all connected together in parallel between the two points A and B as shown.



Here, the reciprocal ( 1/R ) value of the individual resistances are all added together instead of the resistances themselves with the inverse of the algebraic sum giving the equivalent resistance as shown.

$$\frac{1}{R_T} = \frac{1}{R_1} + \frac{1}{R_2} + \frac{1}{R_3}$$

As the supply voltage is common to all the resistors in a parallel circuit, we can use Ohms Law to calculate the individual branch current as follows.

For example, current passing in resistance R<sub>1</sub>:

 $I_1 = \frac{V_S}{R_1}$ 

**Circuit Diagram:** 



## **Output Waveform:**

| Sr.<br>No. | Name              | Waveform                 |
|------------|-------------------|--------------------------|
| 1          | Supply<br>Voltage | l Engineering Department |
| 2          | Total             |                          |
| 4          | Current           |                          |
| 2          | Current Through   |                          |
| 3          | R1                |                          |
| 4          | Current Through   |                          |
| 4          | R2                |                          |
| 5          | Voltage Across    |                          |
|            | R1                |                          |
| 6          | Voltage Across    |                          |
|            | R2                |                          |

## **Calculation:**

Current through each resistance by calculation:

 $I_1 =$ 

 $I_2 =$ 

## Total Current:

 $I_{in}\!\!=\!$ 



# **Questions:**

- 1. What will be the value of the  $I_1$ , if  $R_1$  value set to 20  $\Omega$ : \_\_\_\_\_.
- 2. What should be the value of  $R_1$  to get the 2A current through  $R_1$ : \_\_\_\_\_.
- 3. Is frequency affect the current passing through the resistances: Yes / No

Aim: Simulate R-L series circuit and observe voltage waveforms across each component.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate R-L series circuit
- Analyse voltage waveforms across each component

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

Consider a simple RL circuit in which resistor, R and inductor, L are connected in series with a voltage supply of V volts. Let us think the current flowing in the circuit is I (amp) and current through resistor and inductor is  $I_R$  and  $I_L$  respectively.



Since both resistance and inductor are connected in series, so the current in both the elements and the circuit remains the same. I.e.  $I_R = I_L = I$ . Let  $V_R$  and  $V_L$  be the voltage drop across resistor and inductor.

Applying Kirchhoff Voltage law (i.e. sum of voltage drop must be equal to apply voltage) to this circuit we get,

# Electrical Engine VR+Ving Department

Relationship between voltage and current in case of resistor and inductor:

## **Resistor:**

In case of resistor, the voltage and the current are in same phase or we can say that the phase angle difference between voltage and current is zero.



#### **Inductor:**

In inductor, the voltage and the current are not in phase. The voltage leads that of current by  $90^{\circ}$  or in other words, voltage attains its maximum and zero value  $90^{\circ}$  before the current attains it.



## **RL Circuit:**

In case of pure resistive circuit, the phase angle between voltage and current is zero and in case of pure inductive circuit, phase angle is  $90^{\circ}$  but when we combine both resistance and inductor, the phase angle of a series RL circuit is between  $0^{\circ}$  to  $90^{\circ}$ .



## **Output Waveform:**

| Sr.<br>No. | Name                 | Waveform |
|------------|----------------------|----------|
| 1          | Supply<br>Voltage    |          |
| 2          | Supply<br>Current    |          |
| 3          | Voltage Across<br>R1 |          |
| 4          | Voltage Across<br>L1 |          |

# **Conclusion:**

## **Questions:**

- 1. What will happen if value of resistance is increased?
- 2. What will happen if value of inductor is increased?

Aim: Simulate R-C series circuit and observe voltage waveforms across each component.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate R-C series circuit
- Analyse voltage waveforms across each component

## **Apparatus:**

1. Computer System with PSIM software.

## **Theory:**

A circuit that contains pure resistance R ohms connected in series with a pure capacitor of capacitance C farads is known as **RC Series Circuit.** A sinusoidal voltage is applied to and current I flow through the resistance (R) and the capacitance (C) of the circuit. The RC Series circuit is shown in the figure below:



In RC series circuit current leads the voltage that can be seen in following waveforms.



# **Circuit Diagram:**



# **Output Waveform:**

| Sr.<br>No. | Name                 | Waveform |
|------------|----------------------|----------|
| 1          | Supply<br>Voltage    | SPULLIEC |
| 2          | Supply<br>Current    | S MA     |
| 3          | Voltage Across<br>R1 |          |
| 4          | Voltage Across<br>C1 | - A A A  |

## **Conclusion:**



## **Questions:**

- 1. What will happen if value of resistance is increased?
- 2. What will happen if value of capacitor is increased?

Aim: Simulate R-L-C series circuit and observe voltage waveforms across each component.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate R-L-C series circuit
- Analyse voltage waveforms across each component

#### **Apparatus:**

1. Computer System with PSIM software.

#### **Theory:**

The **RLC Series Circuit** is defined as when a pure resistance of R ohms, a pure inductance of L Henry and a pure capacitance of C farads are connected together in series combination with each other. As all the three elements are connected in series so, the current flowing in each element of the circuit will be same as the total current I flowing in the circuit.



## The three cases of RLC Series Circuit

- 1. When  $X_L > X_C$ , the phase angle  $\phi$  is positive. The circuit behaves as a RL series circuit in which the current lags behind the applied voltage and the power factor is lagging.
- lagging.
   When X<sub>L</sub> < X<sub>C</sub>, the phase angle φ is negative, and the circuit acts as a series RC circuit in which the current leads the voltage by 90 degrees.
- 3. When  $X_L = X_C$ , the phase angle  $\phi$  is zero, as a result, the circuit behaves like a purely resistive circuit. In this type of circuit, the current and voltage are in phase with each other. The value of power factor is unity.

# Circuit Diagram:



# **Output Waveform:**

|            | Case 1 : $X_L > X_C$ |          |  |
|------------|----------------------|----------|--|
| Sr.<br>No. | Name                 | Waveform |  |
| 1          | Supply<br>Voltage    |          |  |
| 2          | Supply<br>Current    |          |  |
| 3          | Voltage Across<br>R1 |          |  |
| 4          | Voltage Across<br>L1 | 3        |  |
| 5          | Voltage Across<br>C1 | 3        |  |

. .

|            | Case 2 : $X_L < X_C$ |                          |  |  |
|------------|----------------------|--------------------------|--|--|
| Sr.<br>No. | Name                 | Waveform                 |  |  |
| 1          | Supply<br>Voltage    | l Engineering Department |  |  |
| 2          | Supply<br>Current    |                          |  |  |
| 3          | Voltage Across<br>R1 |                          |  |  |
| 4          | Voltage Across<br>L1 |                          |  |  |
| 5          | Voltage Across<br>C1 |                          |  |  |

| Case 3 : $X_L = X_C$ |                      |          |
|----------------------|----------------------|----------|
| Sr.<br>No.           | Name                 | Waveform |
| 1                    | Supply<br>Voltage    |          |
| 2                    | Supply<br>Current    |          |
| 3                    | Voltage Across<br>R1 |          |
| 4                    | Voltage Across<br>L1 |          |
| 5                    | Voltage Across<br>C1 |          |

| 0    | •      |
|------|--------|
| Conc | usion: |
|      |        |

| 0            |
|--------------|
| ( hipetione. |

1. What will happen the case of  $X_L > X_C$ ?

200

ESTD : 196

- 2. What will happen the case of  $X_L < X_C$ ?
- 3. What will happen the case of  $X_L = X_C$ ?

Aim: Simulate R-L parallel circuit and observe current waveforms through each component.

#### **Objective:**

After completing this experiment, you will be able to:

- Simulate R-L Parallel circuit
- Analyse current waveforms

#### **Apparatus:**

1. Computer System with PSIM software.

#### **Theory:**

In RL parallel circuit resistor and inductor are connected in parallel with each other and this combination is supplied by a voltage source  $(V_{in})$ . The output voltage of circuit is  $V_{out}$ . Since the resistor and inductor are connected in parallel, the input voltage is equal to output voltage but the currents flowing in resistor and inductor are different.

The parallel RL circuit is not used as filter for voltages because in this circuit, the output voltage is equal to input voltage and for this reason it is not commonly used as compared to series RL circuit.



Let us say:  $I_T$  = the total current flowing from voltage source in amperes.  $I_R$  = the current flowing in the resistor branch in amperes.

 $I_L$  = the current flowing in the inductor branch in amperes.

 $\theta$  = angle between I<sub>R</sub> and I<sub>T</sub>.

So the total current  $I_T$ ,  $I_T^2 = I_R^2 + I_L^2$ 



# **Circuit Diagram:**



## **Output Waveform:**

| Sr.<br>No. | Name                  | Waveform |
|------------|-----------------------|----------|
| 1          | Supply<br>Voltage     | S MA     |
| 2          | Supply<br>Current     |          |
| 3          | Current Through<br>R1 |          |
| 4          | Current Through<br>L1 | TE       |

**Conclusion:** 

# **Electrical Engineering Department**

# **Questions:**

- 1. What will happen if value of resistance is increased?
- 2. What will happen if value of inductor is increased?



# **Electrical Engineering Department**

Aim: Simulate R-C parallel circuit and observe current waveforms through each component.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate R-C Parallel circuit
- Analyse current waveforms

## **Apparatus:**

1. Computer System with PSIM software.

## **Theory:**

When AC is applied to the parallel RC circuit shown below the capacitor never reaches a final charge and therefore it will always carry some current.

To make matters more interesting, we know that the voltage in a parallel circuit must be the same throughout the circuit. However, the current through R is not the same as the current through C. Thus, IR is in phase with V, but IC leads V by 90°.



## **Output Waveform:**

| Sr.<br>No. | Name                  | Waveform |
|------------|-----------------------|----------|
| 1          | Supply<br>Voltage     |          |
| 2          | Supply<br>Current     |          |
| 3          | Current Through<br>R1 |          |
| 4          | Current Through<br>C1 |          |

## **Conclusion:**

| STATISCO. |  |
|-----------|--|
| 4         |  |
| S. C. S.  |  |
|           |  |
|           |  |
|           |  |
|           |  |
|           |  |

# **Questions:**

- 1. What will happen if value of resistance is increased?
- 2. What will happen if value of capacitor is increased?

Prepared By: Mr. Krishnarajsinh A. Jadav, EED, G. P. Rajkot

partment

**Aim:** Simulate R-L-C parallel circuit and observe current waveforms through each component.

## **Objective:**

After completing this experiment, you will be able to:

- Simulate R-L-C Parallel circuit
- Analyse current waveforms

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

For the analysis of a parallel RLC circuits current being common to the circuit components, the applied voltage is now common to all so we need to find the individual branch currents through each element. The total impedance, Z of a parallel RLC circuit is calculated using the current of the circuit similar to that for a DC parallel circuit, the difference this time is that admittance is used instead of impedance. Consider the parallel RLC circuit below.



In the above parallel RLC circuit, we can see that the supply voltage,  $V_S$  is common to all three components whilst the supply current  $I_S$  consists of three parts. The current flowing through the resistor ( $I_R$ ), the current flowing through the inductor ( $I_L$ ) and the current through the capacitor ( $I_C$ ).

But the current flowing through each branch and therefore each component will be different to each other and to the supply current,  $I_s$ . The total current drawn from the supply will not be the mathematical sum of the three individual branch currents but their vector sum.

Like the series RLC circuit, we can solve this circuit using the phasor or vector method but this time the vector diagram will have the voltage as its reference with the three current vectors plotted with respect to the voltage. The phasor diagram for a parallel RLC circuit is produced by combining together the three individual phasors for each component and adding the currents vectorially. Since the voltage across the circuit is common to all three circuit elements we can use this as the reference vector with the three current vectors drawn relative to this at their corresponding angles. The resulting vector  $I_S$  is obtained by adding together two of the vectors,  $I_L$  and  $I_C$  and then adding this sum to the remaining vector  $I_R$ . The resulting angle obtained between V and  $I_S$  will be the circuits phase angle as shown below.



## **Output Waveform:**

|            | Klootnios            | I Enginooping Donartmont |
|------------|----------------------|--------------------------|
| Sr.<br>No. | Name                 | Waveform                 |
| 1          | Supply<br>Voltage    |                          |
| 2          | Supply<br>Current    |                          |
| 3          | Current Through<br>R |                          |
| 4          | Current Through<br>L |                          |
| 5          | Current Through<br>C |                          |

## **Conclusion:**

## **Questions:**

- 1. What will happen if value of resistance is increased?
- 2. What will happen if value of inductor is increased?

3

3. What will happen if value of capacitor is increased?

# ESTD : 1964

Electrical Engineering Department

Aim: Simulate basic logic gates.

- 1. AND Gate
- 2. OR Gate
- 3. NOT Gate

## **Objective:**

After completing this experiment, you will be able to:

• Simulate Basic Logic Gates

## **Apparatus:**

1. Computer System with PSIM software.

## (1) AND Gate

# **Circuit Diagram:**



# Truth Table: ctrical Engineering Department

| Α | B | Y=A×B |
|---|---|-------|
| 0 | 0 |       |
| 0 | 1 |       |
| 1 | 0 |       |
| 1 | 1 |       |

## (2) OR Gate

## **Circuit Diagram:**



LYTEO

## **Truth Table:**

| Α    | В    | Y=A+B |
|------|------|-------|
| 0    | 0    |       |
| 0    | 1.1. | 0     |
| 1 2  | 0 —  |       |
| 1001 | AI   |       |

# (3) NOT Gate

# **Circuit Diagram:**



## **Truth Table:**

| Α | Y |
|---|---|
| 0 |   |
| 1 |   |

**Conclusion:** Electrical Engineering Department Prepared By: Mr. Krishnarajsinh A. Jadav, EED, G. P. Rajkot Page 41

Aim: Using Simulation prove De Morgan's Theorem.

## **Objective:**

After completing this experiment, you will be able to:

• Simulate and prove the De Morgan's Theorem

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

Boolean Algebra uses a set of laws and rules to define the operation of a digital logic circuit with "0's" and "1's" being used to represent a digital input or output condition. Boolean Algebra uses these zeros and ones to create truth tables and mathematical expressions to define the digital operation of a logic AND, OR and NOT (or inversion) operations as well as ways of expressing other logical operations such as the XOR (Exclusive-OR) function.

While George Boole's set of laws and rules allows us to analyse and simplify a digital circuit, there are two laws within his set that are attributed to Augustus DeMorgan (a nineteenth century English mathematician) which views the logical NAND and NOR operations as separate NOT AND & NOT OR functions respectively.

De Morgan's Theorems are basically two sets of rules or laws developed from the Boolean expressions for AND, OR and NOT using two input variables, A and B. These two rules or theorems allow the input variables to be negated and converted from one form of a Boolean function into an opposite form.

## De Morgan's First Theorem:

DeMorgan's First theorem proves that when two (or more) input variables are AND'ed and negated, they are equivalent to the OR of the complements of the individual variables. Thus the equivalent of the NAND function and is a negative-OR function proving that:



## De Morgan's Second Theorem:

De Morgan's Second theorem proves that when two (or more) input variables are OR'ed and negated, they are equivalent to the AND of the complements of the individual variables. Thus the equivalent of the NOR function and is a negative-AND function proving that:



## **Circuit Diagram:**

#### **Truth Table:**

| А | В | A+B | $\overline{A+B}$ | A*B     | $\overline{A * B}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Ā | $\overline{B}$ | $\bar{A}.\bar{B}$ |
|---|---|-----|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|-------------------|
| 0 | 0 | -0  |                  |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2 |                |                   |
| 1 | 0 | ~   | 199              | 5 11    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7 |                |                   |
| 0 | 1 |     | -                |         | Territory of the local division of the local | ~ |                |                   |
| 1 | 1 |     | 1244             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |                |                   |
|   |   |     |                  | 1. 原用下下 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |                |                   |

#### **Conclusion:**

Electrical Engineering

Prepared By: Mr. Krishnarajsinh A. Jadav, EED, G. P. Rajkot

nent

Aim: Using simulations prove that NAND gate is universal gate.

## **Objective:**

After completing this experiment, you will be able to:

• Simulate and prove that NAND gate is universal gate

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

The NAND gate is called a universal gate because combinations of it can be used to accomplish all the basic functions as follows.





Aim: Using simulations prove that NOR gate is universal gate.

## **Objective:**

After completing this experiment, you will be able to:

• Simulate and prove that NOR gate is universal gate

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:





Aim: Using simulations prove half added and full adder circuit.

## **Objective:**

After completing this experiment, you will be able to:

• Simulate half adder and full adder circuit

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

## Half adder:

With the help of half adder, we can design circuits that are capable of performing simple addition with the help of logic gates.

Let us first take a look at the addition of single bits.



# Full adder: Full adder:

This type of adder is a little more difficult to implement than a half-adder. The main difference between a half-adder and a full-adder is that the full-adder has three inputs and two outputs.

The first two inputs are A and B and the third input is an input carry designated as CIN. When full adder logic is designed we will be able to string eight of them together to create a byte-wide adder and cascade the carry bit from one adder to the next.

The output carry is designated as COUT and the normal output is designated as S. Take a look at the truth-table.



# 2. Full adder:



Aim: Using simulations prove half subtractor and full subtractor.

## **Objective:**

After completing this experiment, you will be able to:

• Simulate half subtractor and full subtractor

## **Apparatus:**

1. Computer System with PSIM software.

## Theory:

## Half subtractor:

The half subtractor is a combinational circuit which is used to perform subtraction of two bits. It has two inputs, the minuend X and subtrahend Y and two outputs the difference D and borrows out  $B_{out}$ .



## Full subtractor:

The full subtractor is a combinational circuit which is used to perform subtraction of three input bits: the minuend X, subtrahend Y, and borrow in  $B_{in}$ . The full subtractor generates two output bits: the difference D and borrow out  $B_{out}$ .



**Circuit Diagram:** 

- 1. Half subtractor:
- 2. Full subtractor:

# **Truth Table:**

1. Half subtractor:

| Inputs |   | 0 | atputs |
|--------|---|---|--------|
| X      | Y | D | Bout   |
| 0      | 0 |   |        |
| 0      | 1 |   |        |
| 1      | 0 |   |        |
| 1      | 1 |   |        |

# 2. Full subtractor:

|          |   | Inp | uts          | Outp   | outs      |
|----------|---|-----|--------------|--------|-----------|
|          | X | Y   | $B_{\rm in}$ | D      | Bout      |
|          | 0 | 0   | 0            |        |           |
| Floctric | 0 | 0   | In           | ooring | Donastmon |
| Electric | 0 | 1   | 0            | eering | Departmen |
|          | 0 | 1   | 1            |        |           |
|          | 1 | 0   | 0            |        |           |
|          | 1 | 0   | 1            |        |           |
|          | 1 | 1   | 0            |        |           |
|          | 1 | 1   | 1            |        |           |

**Conclusion:** Electrical Engineering Department Prepared By: Mr. Krishnarajsinh A. Jadav, EED, G. P. Rajkot Page 53

Aim: Simulate stair case wiring circuit.

#### **Objective:**

After completing this experiment, you will be able to:

• Simulate stair case wiring circuit.

#### **Apparatus:**

1. Computer System with PSIM software.

#### **Theory:**

In stair case wiring we have to control a single bulb from two different places by using two 2way switches.

Consider following 2-way switch wiring diagram which has been used to control a bulb in staircase. The schematic shows that circuit is completed and bulb is ON. Suppose you want to OFF the bulb from the upper switch at top of stair (upper portion of staircase) simply Switch OFF the switch then circuit will break and the bulb will be OFF. To switch ON the bulb again, just switch ON the same switch at upper portion of staircase. In other words you can OFF and ON bulb from upper switch at the top of stair. Obviously, you can perform the same operation from the bottom switches installed in staircase.





Aim: Develop P.C.B. layout for a given electrical circuit using proteus software.

- 1. 5V Power Supply
- 2. Water Level Indicator

## **Objective:**

After completing this experiment, you will be able to:

- Use Proteus software for circuit simulations
- Develop P.C.B layout of 5V power supply
- Develop P.C.B layout of Water Level Indicator

## **Apparatus:**

1. Computer System with Proteus software.

## **Circuit Diagram:**

1. 5V Power Supply



P.C.B. Layout: trical Engineering Department

## 2. Water Level Indicator



P.C.B. Layout:

Electrical Engineering Department

## **Conclusion:**

## **Questions:**

1. Why we use the PCB?

2. State the PCB Design software available in market.

Electrical Engineering Department